

# Using Net Ties to Meet PCB Design Requirements



Chris Carlson

Field Application Engineer

The Net Tie is a component type that allows PCB engineers and designers flexibility when handling a variety of design challenges. This paper explores the advantages to using Net Ties in Altium Designer® to join multiple nets (shorts) into one single net at very specific locations in the PCB.

#### WHAT IS A NET TIE AND HOW CAN IT BE USED?

Defining a Net Tie component is simply a matter of specifying it in the Type field of the **Component Properties** dialog.

| Library Component Properties            |                                         |        |                             |               |               |              |                     |        |
|-----------------------------------------|-----------------------------------------|--------|-----------------------------|---------------|---------------|--------------|---------------------|--------|
| Properties                              |                                         |        | Parameters for SimpleNetTie |               |               |              |                     |        |
| De yult<br>Designator                   | * Visible                               | Locked | Visible                     | Name          |               | Value        | Jentechie           | Туре   |
| Comment                                 | × 🗸 Visible                             |        |                             |               |               |              |                     |        |
|                                         | Rart 1/1                                | Locked |                             |               |               |              |                     |        |
| Description                             |                                         |        |                             |               |               |              |                     |        |
| Туре                                    | Net Tie                                 | ~      |                             |               |               |              |                     |        |
| .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |                                         |        |                             |               |               |              |                     |        |
|                                         |                                         |        |                             |               |               |              |                     |        |
|                                         |                                         |        |                             |               |               |              |                     |        |
|                                         |                                         |        |                             |               |               |              |                     |        |
| Library Link                            |                                         |        |                             |               |               |              |                     |        |
| Symbol Reference                        | SimpleNetTie                            | ~      |                             |               |               |              |                     |        |
| <u>G</u> raphical                       |                                         |        | Add.                        |               | mo <u>v</u> e | <u>E</u> dit | Add as <u>R</u> ule |        |
| Mode                                    | Normal 🛛 🗸 Lock Pins                    |        | Models for SimpleNetTie     |               |               |              |                     |        |
|                                         | Show All Pins On Sheet (Even if Hidden) |        | Name Type V Description     |               |               |              |                     |        |
|                                         | Local Colors                            |        | SURFAC                      | e-TRACE 🔻     | Footprint     |              |                     |        |
|                                         |                                         |        |                             |               |               |              |                     |        |
|                                         |                                         |        |                             |               |               |              |                     |        |
|                                         |                                         |        |                             |               |               |              |                     |        |
|                                         |                                         |        |                             |               |               |              |                     |        |
|                                         |                                         |        |                             |               |               | <b>E</b> (1) |                     |        |
|                                         |                                         |        | A <u>d</u> d                | ▼ Re <u>r</u> | move          | Edi <u>t</u> |                     |        |
| Edit Pins                               |                                         |        |                             |               |               |              | ОК                  | Cancel |

There are two types of Net Ties, *Net Tie* and *Net Tie (In BOM)*. Each type is available on the pulldown options for **Type** in the **Component Properties** dialog. When using a Net Tie, the component schematic symbol graphic is attached to a specific type of footprint containing copper features connecting (shorting) the pads together. Net connectivity between the schematic symbol pins and PCB footprint pads is established in the customary way; however, no line item will appear for this component in the Bill Of Materials (BOM). Using the Net Tie (In BOM) allows materials to be called out in the BOM. Both types will be explored in this paper.

The simplest form of a net tie is a two pin component associated with a two pad footprint in which the pads are connected together with copper features.

As with other schematic symbol types, the display of symbol pin designators and display names are optional, schematic wiring between pins determines net connectivity, and there is a pin-to-pad connectivity established between the schematic and PCB. The graphic for a Net Tie component is arbitrary and in some cases unnecessary. For instance, a two pin Net Tie component may be represented to look like a piece of wire in a schematic sheet (totally hiding its existence).





*Figure 2 (FAR LEFT): Examples of two pin Net Tie Schematic Symbols.* 

Figure 3 (TOP): A Net Tie footprint possibly used to short two polygons of differing net names.

Figure 4 (BOTTOM): Net Tie (In BOM) used to designate a two pin header with the pins initially shorted together. This component would call out the header part in the BOM. The shorting copper may be removed at a later date to allow the application of an optional shorting jumper.

While routing to the pads of a Net Tie footprint, the Design Rule Checking (DRC) allows routing the nets associated with each pad to other same net copper features without flagging a violation, allowing the connecting (shorting) copper feature of the footprint to connect the two differing nets.



If the two track ends from differing nets short together across the footprint, the DRC will flag a violation. This is due to the short circuit being generated between two differing nets outside the constraints of the Net Tie footprint.





Figure 5 (TOP LEFT): Net Ties can be set up to allow routing two differing nets together with various track widths.

Figure 6 (TOP RIGHT): Net Tie components can be created to allow routing between various routing layers by incorporating through hole (Multilayer) pads.

Figure 7 (AT LEFT): Net Tie footprints can be created to allow shorting between nets, and later the shorting copper may be removed to allow components to be placed between nets. In this example, there is an 0805 and a 0602 footprint placed on top of each other with a shorting copper feature placed between them. This will allow the designer options for component placement at a later time. In this example, the short may be replaced with a surface mount resistor or inductor.

Net Tie components allow establishing a connection between two differing nets at and only at the location of the of the Net Tie footprint on the PCB. The DRC will flag any other short circuit violation between these differing nets elsewhere in the design.

Planar inductors pose a special challenge. When various windings of the inductor are placed directly on the PCB, each winding is composed of routing tracks creating the various inductor coils. Each coil is a continuous copper track with differing nets at each end of the winding. The inductor winding track typically introduces a short circuit between each of the nets on the ends of the winding resulting in a DRC violation.

You can use Altium Designer to place a Net Tie component in series with the inductor windings. This provides a means of connecting differing nets, one net representing the winding and one side of the electrical circuit and the other net being the second electrical connection.



*Figure 8: A circuit bridging two differing ground nets with a planar inductor winding. The Net Tie component provides a means of tying AGND to the EGND net, which is extant throughout the planar winding.* 





In this example, silkscreen and reference designators have been shown to illustrate the placement of the components; however, these features may be left off the actual design to elevate clutter and confusion in a high-density design.



Here nets NT5, NT6, NT7, NT8, and NT 11 have been placed in a Component Class labeled NetTieDirect.



Figure 9: Net Tie components may be used to connect polygons of differing nets to allow shorting at one and only one place. Other short circuits between these two nets will be flagged as violations by the DRC.

| - 🧟 Object Classes            | Non-Members | Members |  |
|-------------------------------|-------------|---------|--|
| 🖻 🧱 Net Classes               | ж           | ×       |  |
| - 😂 <all nets=""></all>       | -           |         |  |
| 🖃 🔟 Component Classes         | L1          | NT1     |  |
| NetTieDirect                  | NT5         | >> NT2  |  |
| NetTieRelief                  | NT6         | NT3     |  |
| All Components>               | NT7         | NT4     |  |
|                               | NT8         | NT10    |  |
| - III < Inside Board Compone  | NT9         |         |  |
| - II < Top Side Components:   | NT11        | < 1     |  |
| Crop side components.         |             |         |  |
|                               |             |         |  |
| - Component Lavers>           |             | <<      |  |
| - Electrical Layers>          |             |         |  |
|                               |             | == >    |  |
| Pad Classes                   |             |         |  |
| All Pads>                     |             |         |  |
| 😑 🧰 From To Classes           |             | == <    |  |
|                               |             |         |  |
| 😑 🧰 Differential Pair Classes |             |         |  |
| All Differential Pairs>       |             |         |  |
| - 📴 Design Channel Classes    |             |         |  |
| 🖻 🕍 Polygon Classes           |             |         |  |
|                               |             |         |  |
|                               |             |         |  |
|                               |             |         |  |
|                               |             |         |  |
|                               |             |         |  |
|                               | 1           |         |  |

Figure 10: In the above example, multiple Net Tie components have been placed on a PCB to illustrate how design rules can be scoped to specify polygon connect style in order to achieve the desired result.





Figure 11: Two Polygon Connect style rules have been created for the example NetTieDirect and NetTieRelief, which are scoped to the Component Classes NetTieDirect and NetTieRelief respectively.





The lower portion of the PCB follows the direct connect style. Notice how the polygon pulls back from the connecting (shorting) copper feature according to the clearance rules.

Net Ties may have an unlimited number of pins and pads electrically connecting an unlimited number of nets.

Net length tuning provides an interesting challenge when the signal path of time critical signals must arrive at the load end of the net at the same time within a reasonable delta. In the example below, the clock signal is generated and routed to two different IC packages. It is critical that the signal path of this high-speed signal have achieve the same length within a reasonable tolerance.

| CLK_OUT | CLK | 2NT | CLK1 | > CLK |
|---------|-----|-----|------|-------|
|         |     |     |      |       |
|         |     |     | CLK2 | > CLK |



The use of a multi-net Net Tie allows the net to be broken out into separate nets for the purpose of length tuning.

The associated footprint allows the same signal to travel different net paths (below, left).

The nets CK1 and CK2 are associated into a Net Class labeled CLK and a Length rule is then created for this class (below, right).

Once the nets CK1 and CK2 have been routed they can be length tuned to the Length rule which specifies the total length and tolerance (bottom).



#### CONCLUSION:

The Net Tie is a unique component type that allows the engineer and PCB designer the flexibility to short different nets together. Following the steps above while using Altium Designer can help you address requirement challenges when designing PCB boards.

